# CS & IT

## ENGINERING

Computer Organization
Architecture

**Pipeline Processing** 



**DPP-01** 

Discussion Notes

#### [NAT]



#Q. Consider a non-pipelined system which takes 100ns to perform a task. The same task can be performed using a 6-segment pipeline with cycle time of 20ns. The speed up of pipeline (rounded up to 2 decimal place) for 1000 tasks is \_\_\_\_?

$$t_n = 100 \text{ ns}$$
 $k = 6$ 
 $t_p = 20 \text{ ns}$ 
 $n = 1000$ 

$$S = \frac{n * tn}{(k+n-1)tp}$$

$$= \frac{1000 * 100}{(c+1000-1)20}$$

$$= \frac{4.975}{(c+1000-1)20}$$

#### NAT



#Q. Consider 6 segment pipeline with segment delay of segments as 140 picoseconds, 109 picoseconds, 160 picoseconds, 154 picoseconds, 125 picoseconds and 170 picoseconds respectively. Pipeline uses an intermediate buffer after every segment with a delay of 10 picoseconds. Speed up of pipeline (rounded up to 2 decimal place) for processing of 1000 tasks is

k = 6, N = 1000  $t_p = \max(140, 109, 160, 154, 125 + 170) + 10$   $S = \frac{1000 * 858}{(+1000 - 1)180}$ = 180ns tn = 140+109+160+154+125+170=858

$$S = \frac{1000 * 858}{(+1000-1)180}$$
$$= 4.74$$

#### [MCQ]



#Q. Consider a non-pipelined processor with a clock rate of 5GHz and an average cycle of 4 per instruction. The same processor is upgraded to a pipelined processor with 6 stages and the clock speed of 4GHz. Assume that there are no stalls in the pipeline. MIPS count of the pipeline processor in ideal condition and MIPS count of non-pipeline processor respectively are?

**A** 4000, 5000

**B** 4000, 1250

C 1250, 4000

D 5000, 1250

$$MIPS = \frac{4643}{CPI * 106}$$

$$= \frac{4000}{1}$$

$$= 4000 MIPS$$

### Non-pipeline:-

MIPS = 
$$\frac{56H_3}{4 \times 10^6}$$
  
=  $\frac{5000}{4}$   
= 1250 MIPS

#### Ans = 60



#Q. The stage delays in a 4-stage pipeline are 800, 500, 400 and 300 nanoseconds. The first stage (with delay 800 pipeline) seconds) is replaced with a functionally equivalent design involving two stages with respective delays 450 and 350 nanoseconds. The throughput increase of the pipeline is \_\_\_\_\_

$$6.7$$
 $01d$  pipeline

 $k = 4$ 
 $800, 500, 400, 300$ 
 $tp = 800$ 

Throughput =  $\frac{1}{800}$ 

new pipeline  

$$k = 5$$
  
450, 350, 500, 400, 300  
 $t_p = 500$   
Throughput =  $\frac{1}{500}$ 

% of throughput increase = 
$$\frac{1}{500} - \frac{1}{800}$$
 \* 100%.

=  $(1.6 - 1)$  \* 106%.

=  $60\%$ 





#Q. Consider an instruction pipeline with five stages without any branch prediction: Fetch Instruction (FI), Decode Instruction (DI), Fetch Operand (FO), Execute Instruction (EI) and Write Operand (WO). The stage delay for FI, DI, FO, EI and WO are 9 ns, 8 ns, 12 ns, 10 ns and 11 ns, respectively. There are intermediate storage buffers after each stage and the delay of each buffer is 1 ns. A program consisting of 20 instructions I1, I2, I3, ......I20 is executed in this pipelined processor. Instruction I7 is only the branch instruction, and its branch target is I17. If the branch is taken during the execution of this program, the time (in ns) needed to complete the program is \_\_\_\_?

$$t_p = max(9,8,12,10,11) + 1 = 13 \text{ ns}$$

k=5 no. of instructions executed (n) = 7 + 4 = 11 (IIto I7)

no. of cycles without hazard = 5 + 11 - 1 = 15stalls due to 1 branch instruction = 4 - 1 = 3Total = 18 cycles

> Total time = 18 \* 13 hs = 234 ns

#### [NAT]



#Q. Consider a program which contains 500 instructions I1, I2, I3 .. I500. Further consider a 5-stage pipeline with stages as: Instruction Fetch, Decode, Operand Fetch, Execution and Write-Back. The program contains 3 branch instructions, information of those given in a table below. The number of cycles required to execute this program in the given pipeline is

| <b>Branch Instruction</b> | Target Instruction | Branch Taken or Not |
|---------------------------|--------------------|---------------------|
| I9                        | I49                | Taken               |
| I234                      | I381               | Not Taken           |
| I412                      | I497               | Taken               |

No. of instructions executed = 
$$9-1+1=9$$
 (I1 to I9)
$$= 412-49+1=364 \text{ (I49 to I412)}$$

$$= 500-497+1=4 \text{ (I497 to I500)}$$

$$= 377$$
Total (n) =  $377$ 

without hazard, no. of cycles = 5+377-1=381stall cycles due to branch = 3\*(4-1) = 9390 cycles Ans.



#Q. Consider a non-pipelined processor with a clock rate of 5GHz and an average cycle of 5 per instruction. The same processor is upgraded to a pipelined processor with 6 stages and the clock speed of 4GHz. Assume that there are no stalls in the pipeline. The speed up (rounded up to 2 decimal place) achieved in the pipeline for 1000 instructions is \_\_\_\_\_?

Non-pipeline
$$t_n = 5 * \frac{1}{56 \text{Hz}}$$

$$= 1 \text{ ns}$$

$$\frac{1}{4p} = \frac{1}{46Hz}$$

$$= 0.25NS$$

$$k = 6$$

$$n = 1000$$

$$S = \frac{1000 * 1 nS}{(6+1000-1)0.25}$$

$$= 3.98$$



### THANK - YOU